首页> 外文会议>Symposium on Dielectric Materials and Metals for Nanoelectronics and Photonics >Spacer Thickness Optimization for FinFET-based Logic and Memories: A Device-Circuit Co-design Approach
【24h】

Spacer Thickness Optimization for FinFET-based Logic and Memories: A Device-Circuit Co-design Approach

机译:基于FinFET的逻辑和存储器的间隔厚度优化:一种设备电路共同设计方法

获取原文

摘要

We present device-circuit co-design techniques for FinFETs, based on spacer thickness optimization. We show that short channel effects in deeply scaled technologies can be mitigated by engineering the spacer thickness to introduce a gate underlap. FinFETs with symmetric and asymmetric gate underlap are presented and their device characteristics are analyzed. The implication of introducing underlap in FinFETs on circuit design is also discussed. We show that spacer thickness optimization leads to 86% lower leakage and 14% lower dynamic energy consumption with comparable performance. We also present the benefits of FinFETs with asymmetric gate underlap in mitigating the read-write conflict in 6T SRAMs. This technique enhances the read stability by 10% with only 3% lower write margin compared to standard FinFET SRAM. In addition, 58% reduction in leakage, 3% lower write time and 3% higher hold stability is achieved at the cost of 19% higher access time and 4% larger area.
机译:我们根据间隔厚度优化呈现FinFET的设备电路共同设计技术。我们表明,通过工程间隔厚度可以减轻深度缩放技术的短信效应,以引入栅极潜行。提出了具有对称和不对称栅极下部的FinFET及其设备特性。还讨论了在电路设计上引入下划线的引入下划线的含义。我们表明,间隔厚度优化导致泄漏较低的86%,动态能耗降低了14%,性能相当。我们还介绍了FinFET与不对称门的好处在缓解6T SRAM中的读写冲突时。与标准FinFET SRAM相比,该技术可增强10%的读取稳定性,只有3%的写裕度。此外,泄漏的58%降低,3%越低,保持稳定性较高3%,成本为19%的进入时间和4%的面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号