首页> 外文会议>IEEE Electrical Design of Advanced Packaging Systems Symposium >A physics-based model of on-chip decoupling capacitor for accurate power integrity analysis
【24h】

A physics-based model of on-chip decoupling capacitor for accurate power integrity analysis

机译:基于物理的片上解耦电容模型,用于精确功率完整性分析

获取原文

摘要

A physics-based equivalent circuit model of on-chip decoupling capacitor for chip modelling is proposed for use in accurate power integrity (PI) analysis. The proposed model can be easily applied to on-chip decoupling capacitor design based on the construction flow. The accuracy of the model has been verified with circuit simulation. By using this model and an incomplete one, a case study of chip-package co-simulation in H-spice environment is investigated, which successfully demonstrate the purpose of the proposed model.
机译:提出了一种用于芯片建模的片上解耦电容的基于物理的等效电路模型,用于准确的功率完整性(PI)分析。 基于结构流程,可以轻松地应用于片上解耦电容器设计。 模型的准确性已通过电路仿真验证。 通过使用该模型和不完整的模型,研究了对H- Spice环境中的芯片包共模的案例研究,成功地证明了所提出的模型的目的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号