首页> 外文会议>IEEE International Conference on Cluster Computing and Workshops >HPP-Controller: An intra-node controller designed for connecting heterogeneous CPUs
【24h】

HPP-Controller: An intra-node controller designed for connecting heterogeneous CPUs

机译:HPP-Controller:专为连接异构CPU的节点内控制器

获取原文

摘要

Heterogeneity is considered as a solution for supercomputers to scale to petascale. Many systems which are composed of general CPUs and special processing units such as Cells, GPGPUs and FPGAs have been implemented. In these systems, CPU needs interact with special processing units to process data together, thus communications between these heterogeneous processing units become a key problem, and the communication subsytem should provide low latency and high bandwidth. In this paper, we propose HPP-Controller, which is designed for connecting two different types of CPUs (AMD and Loongson) in one node. It connects heterogeneous CPUs on top of no-coherent HyperTransport (HT) fabric and supports Global Physical Address Space. We implement a FPGA-based prototype and evaluate it via experiments. Initial Results show that HPP-Controller has low latency of 0.75us and high bandwidth close to bandwith of HT links.
机译:异质性被认为是超级计算机的溶液,以规模为PetaScale。已经实施了许多由诸如细胞,GPGPU和FPGA的一般CPU和特殊处理单元组成的系统。在这些系统中,CPU需要与特殊处理单元交互以将数据处理在一起,因此这些异构处理单元之间的通信成为关键问题,并且通信子元件应该提供低延迟和高带宽。在本文中,我们提出了HPP-Controller,该控制器专为在一个节点中连接两种不同类型的CPU(AMD和LOONGSON)。它将异构CPU连接在无连贯的高速公主(HT)面料顶部,并支持全球物理地址空间。我们实施基于FPGA的原型并通过实验进行评估。初始结果表明,HPP-Controller具有0.75US的低延迟,并且接近HT链路的带宽高度和高带宽。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号