...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >Design and Implementation of a Configurable Heterogeneous Multicore SoC With Nine CPUs and Two Matrix Processors
【24h】

Design and Implementation of a Configurable Heterogeneous Multicore SoC With Nine CPUs and Two Matrix Processors

机译:具有九个CPU和两个矩阵处理器的可配置异构多核SoC的设计和实现

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

A multicore system-on-chip (SoC) has been developed for various applications (recognition, inference, measurement, control, and security) that require high-performance processing and low power consumption. This SoC integrates three types of synthesizable processors: eight CPUs (M32R), two multi-bank matrix processors (MBMX), and a controller (M32C). These processors operate at 1 GHz, 500 MHz, and 500 MHz, respectively. These three types of processors are interconnected on this chip with a high-bandwidth multi-layer system bus. The eight CPUs are connected to a common pipelined bus using a cache coherence mechanism. Additionally, a 512-kB L2 cache memory is shared by the eight CPUs to reduce internal bus traffic. A multi-bank matrix processor with 2-read/1-write calculation and background I/O operation has been adopted. The 1-GHz CPU is realized using a delay management network which consists of delay monitors that can be applied for any kind of application or process technology. Our configurable heterogeneous architecture with nine CPUs and two matrix processors reduces power consumption by 45%.
机译:已经为需要高性能处理和低功耗的各种应用(识别,推理,测量,控制和安全性)开发了多核片上系统(SoC)。该SoC集成了三种类型的可综合处理器:八个CPU(M32R),两个多存储体矩阵处理器(MBMX)和一个控制器(M32C)。这些处理器的工作频率分别为1 GHz,500 MHz和500 MHz。这三种类型的处理器在此芯片上通过高带宽多层系统总线互连。八个CPU使用高速缓存一致性机制连接到公共管线总线。此外,八个CPU共享512kB L2高速缓存,以减少内部总线流量。采用了具有2读/ 1写计算和后台I / O操作的多库矩阵处理器。 1-GHz CPU使用延迟管理网络实现,该网络由可用于任何类型的应用程序或处理技术的延迟监视器组成。我们具有9个CPU和两个矩阵处理器的可配置异构体系结构可将功耗降低45%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号