This framework is a circuit design technique for Single Event Upset (SEU) immunity using delay-insensitive asynchronous logic. SEU can cause a transient fault which, if memorized, will become a soft error. These soft errors are difficult to detect and can lead the circuit to fail. Traditional logical SEP hardening techniques such as error detection and correction (EDAC) and triple modular redundancy (TMR) have their vulnerable points so that they are flawed. This vulnerability can be covered and the overhead can be significantly reduced if dual-rail delay-insensitive logic is used to design the circuits incorporating Double Modular Redundancy (DMR) instead of TMR. With the proposed architecture, this DMR scheme achieves SEU immunity with lower area and power overheads.
展开▼