首页> 外文会议>IEEE Region 5 Technical Conference >A Framework on Mitigating Single Event Upset using Delay-Insensitive Asynchronous Circuits
【24h】

A Framework on Mitigating Single Event Upset using Delay-Insensitive Asynchronous Circuits

机译:使用延迟不敏感异步电路缓解单一事件的框架

获取原文

摘要

This framework is a circuit design technique for Single Event Upset (SEU) immunity using delay-insensitive asynchronous logic. SEU can cause a transient fault which, if memorized, will become a soft error. These soft errors are difficult to detect and can lead the circuit to fail. Traditional logical SEP hardening techniques such as error detection and correction (EDAC) and triple modular redundancy (TMR) have their vulnerable points so that they are flawed. This vulnerability can be covered and the overhead can be significantly reduced if dual-rail delay-insensitive logic is used to design the circuits incorporating Double Modular Redundancy (DMR) instead of TMR. With the proposed architecture, this DMR scheme achieves SEU immunity with lower area and power overheads.
机译:该框架是使用延迟不敏感异步逻辑的单事件扰乱(SEU)免疫的电路设计技术。 SEU可能导致瞬态故障,如果记忆,将成为一个软错误。这些柔和的误差难以检测,可以引导电路失败。传统的逻辑SEP硬化技术,如误差检测和校正(EDAC)和三重模块冗余(TMR)具有它们的易受攻击点,以便它们缺陷。如果双轨延迟不敏感逻辑用于设计具有双模块化冗余(DMR)而不是TMR的电路,则可以覆盖该漏洞,并且如果使用双轨延迟不敏感的逻辑,则可以显着降低开销。通过拟议的架构,该DMR方案实现了具有较低区域和功率开销的SEU免疫力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号