首页> 外文会议>International Symposium on Signals, Systems and Electronics >Fault-tolerance and noise modelling in nanoscale circuit design
【24h】

Fault-tolerance and noise modelling in nanoscale circuit design

机译:纳米级电路设计中的容差和噪声建模

获取原文

摘要

Fault-tolerance in integrated circuit design has become an alarming issue for circuit designers and semiconductor industries wishing to downscale transistor dimensions to their utmost. The motivation to conduct research on fault-tolerant design is backed by the observation that the noise which was ineffective in the large-dimension circuits is expected to cause a significant downgraded performance in low-scaled transistor operation of future CMOS technology models. This paper is destined to give an overview of all the major fault-tolerance techniques and noise models proposed so far. Summing and analysing all this work, we have divided the literature into three categories and discussed their applicability in terms of proposing circuit design modifications, finding output error probability or methods proposed to achieve highly accurate simulation results.
机译:集成电路设计中的容错已成为希望透露晶体管尺寸至最大的电路设计师和半导体行业的令人惊叹的问题。通过观察到,在大维电路中无效的噪声来支持对容错设计研究的动机预计将在未来CMOS技术模型的低缩放晶体管操作中引起显着降级的性能。本文注定要概述到目前为止所提出的所有主要的容错技术和噪声模型。总结和分析所有这项工作,我们将文献分为三类,并在提出电路设计修改方面讨论了它们的适用性,找到了提出的输出误差概率或方法,以实现高度精确的模拟结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号