【24h】

Wafer bonding for 3D integration of MEMS/CMOS

机译:MEMS / CMOS的3D集成晶圆键合

获取原文

摘要

The pressure for reduction in cost and development time in new product, together with the need to pack more functions into smaller volumes in silicon chips has been fueling the system-on-chip (SOC) development. However, the current SOC technologies available essentially involve merging of chips fabricated with standard CMOS technology. These SOC technologies provide an integration solution with compatible fabrication processes that require little changes in process integration. There is no standard cost-effective solution to make 3D MEMS and optoelectronic devices together with CMOS on the same chip without compromising material compatibility, process complexity and system performance. One solution is to fabricate MEMS and CMOS components on separate wafer substrates and then stack them together with well isolated interconnected vias. In order to demonstrate this wafer-level 3D integration technology, a novel wafer-level bonding technology is being developed. This paper reports a detailed study of 3D MEMS (Micro Electro-Mechanical Systems) integration through multi-wafer anodic and polymeric wafer bonding. Different from previously reported wafer bonding studies, this study focuses on the optimization of the bonding process to improve the bonding quality.
机译:在新产品中降低成本和开发时间的压力,以及需要将更多功能包装成硅芯片中的较小卷,这一直促进芯片系统(SOC)开发。然而,目前的SOC技术基本上涉及用标准CMOS技术制造的芯片合并。这些SoC技术提供了一种具有兼容制造过程的集成解决方案,需要在过程集成中几乎没有变化。没有标准的经济有效的解决方案,使3D MEMS和光电器件在同一芯片上与CMO在同一芯片上的同一CMO,而不会影响材料兼容性,过程复杂性和系统性能。一种解决方案是在单独的晶片基板上制造MEMS和CMOS组分,然后将它们与孔隔离互连的通孔一起堆叠在一起。为了展示这种晶片级3D集成技术,正在开发一种新颖的晶圆级粘接技术。本文报道了通过多晶片阳极和聚合物晶片键合的3D MEMS(微机电系统)集成的详细研究。与先前报道的晶圆粘合研究不同,本研究侧重于优化粘接过程以提高粘接品质。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号