首页> 外文会议>Automation and Test in Europe Conference and Exhibition >Fast, layout-inclusive analog circuit synthesis using pre-compiled parasitic-aware symbolic performance models
【24h】

Fast, layout-inclusive analog circuit synthesis using pre-compiled parasitic-aware symbolic performance models

机译:使用预编译的寄生感知符号性能模型快速,布局包容性模拟电路合成

获取原文

摘要

We present a new methodology for fast analog circuit synthesis, based on the use of parameterized layout generators and symbolic performance models (SPMs) in the synthesis loop. Fast layout generation is achieved by using efficient parameterized procedural layout generators. Fast performance estimation is achieved by using pre-compiled SPMs, stored as efficient DDD-like structures called element coefficient diagrams. Techniques have been developed to include layout geometry effects in the SPMs. The accuracy and efficiency of the parasitic inclusion technique as well as the proposed methodology have been demonstrated by comparisons to traditional synthesis methods. The proposed methodology is used for the synthesis of opamps and filters and is demonstrated to achieve effective performance closure.
机译:我们为快速模拟电路合成提供了一种新的方法,基于在合成环中使用参数化布局发生器和符号性能模型(SPM)。通过使用有效的参数化程序布局发生器来实现快速的布局生成。通过使用预编译的SPM来实现快速性能估计,以称为元素系数图作为高效的DDD结构。已经开发出技术以包括SPM中的布局几何效应。通过比较传统的合成方法,已经证明了寄生夹杂物技术的准确性和效率以及所提出的方法。所提出的方法用于合成Opamps和滤波器,并证明实现有效的性能闭合。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号