首页> 外文会议>1st workshop on modules and libraries for proof assistants 2009 >Fast, Layout-Inclusive Analog Circuit Synthesis using Pre-Compiled Parasitic-Aware Symbolic Performance Models
【24h】

Fast, Layout-Inclusive Analog Circuit Synthesis using Pre-Compiled Parasitic-Aware Symbolic Performance Models

机译:使用预编译的寄生感知符号性能模型快速进行包含布局的模拟电路综合

获取原文
获取外文期刊封面目录资料

摘要

We present a new methodology for fast analog circuit synthesis, based on the use of parameterized layout generators and symbolic performance models (SPMs) in the synthesis loop. Fast layout generation is achieved by using efficient parameterized procedural layout generators. Fast performance estimation is achieved by using pre-compiled SPMs, stored asefficient DDD-like structures called Element Coefficient Diagrams. Techniques have been developed to include layout geometry effects in the SPMs. The accuracy and efficiency of theparasitic inclusion technique as well as the proposed methodology have been demonstrated by comparisons to traditional synthesis methods. The proposed methodology is used for thesynthesis of opamps and filters and is demonstrated to achieve effective performance closure.
机译:我们基于在合成回路中使用参数化布局生成器和符号性能模型(SPM),提出了一种用于快速模拟电路合成的新方法。通过使用高效的参数化过程布局生成器,可以快速生成布局。通过使用预编译的SPM(存储为像元素系数图一样有效的DDD类结构),可以快速评估性能。已经开发了在SPM中包括布局几何效果的技术。通过与传统的合成方法进行比较,证明了寄生虫包含技术以及所提出的方法的准确性和效率。所提出的方法用于运算放大器和滤波器的合成,并被证明可以实现有效的性能封闭。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号