【24h】

Design of 4Gbps SLVS-type transmitter in 55 nm CMOS

机译:55 nm CMOS中4Gbps SLVS型发射机的设计

获取原文

摘要

In this paper, the design of 4 Gbps, 2.25 mW Scalable Low-Voltage Signaling (SLVS)-type transmitter is described. The analysis of circuit performance is concentrated on the minimization of common-mode voltage disturbances, while providing satisfactory eye diagram parameters and low power consumption. The edge aligner circuit utilization is proposed in order to minimize the time delay between the input positive and the input negative control voltage of the driver. Moreover, the effectiveness of two methods for driver output impedance correction is evaluated. Special emphasis is put on a reliable transmission path modeling, whose parameters influence an overall transmitter operation. The designed transmitter will be fabricated in 55 nm CMOS technology.
机译:本文描述了4 Gbps的设计,2.25 MW可伸缩的低压信令(SLV)型变送器。电路性能分析集中在集共模电压干扰的最小化上,同时提供令人满意的眼图参数和低功耗。提出了边缘对准器电路利用,以最小化输入驾驶员的输入正和输入负控制电压之间的时间延迟。此外,评估了两种驾驶员输出阻抗校正方法的有效性。特别强调在可靠的传输路径建模上,其参数影响整体发射器操作。设计的发射器将以55 nm CMOS技术制造。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号