首页> 外文会议>IEEE International Confernece on Computer Design >Symmetrical Buffer Placement in Clock Trees for Minimal Skew Immune to Global On-chip Variations
【24h】

Symmetrical Buffer Placement in Clock Trees for Minimal Skew Immune to Global On-chip Variations

机译:时钟树中的对称缓冲区放置,以最小的偏斜对全球片上变化的影响

获取原文

摘要

As the feature size of VLSI circuits scales down and clock rates increases, circuit performance is becoming more sensitive to process variations. This paper proposes an algorithm of symmetrical buffer placement in symmetrical clock trees to achieve zero-skew in theory, as well as robust low skew under process or environment variations. With the completely symmetrical structure, we can eliminate many factors of clock skew such as model inaccuracy, environment temperature and intra-die process variations. We devise a new dynamic programming scheme to handle buffer placement and wire sizing under the constraint of symmetry. By classifying the wires by tree levels and defining the level-dependent blockages, the potential candidate points in the gaps of circuit blocks can be fully explored. The algorithm is efficient for minimizing source-sink delay as well as other linear cost functions. Experiments show that our method helps to obtain a balanced design of clock tree with low delay, skew and power.
机译:随着VLSI电路的特征大小缩小和时钟速率增加,电路性能对过程变化变得更加敏感。本文提出了一种在对称时钟树中的对称缓冲器放置算法,实现理论上的零偏斜,以及在过程或环境变化下的鲁棒低偏斜。通过完全对称的结构,我们可以消除多个时钟偏斜因素,如模型不准确,环境温度和模具内的过程变化。我们设计了一种新的动态编程方案,以处理对称约束下的缓冲放置和电线尺寸。通过通过树级分类和定义依赖依赖性堵塞的电线,可以全面探索电路块间隙中的潜在候选点。该算法有效地最小化源极宿延迟以及其他线性成本函数。实验表明,我们的方法有助于获得具有低延迟,歪斜和功率的时钟树的平衡设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号