首页> 外文会议>Computer Design, 2009. ICCD 2009 >Symmetrical buffer placement in clock trees for minimal skew immune to global on-chip variations
【24h】

Symmetrical buffer placement in clock trees for minimal skew immune to global on-chip variations

机译:时钟树中对称的缓冲区放置,可最大程度地减少歪斜,不受全局片内变化的影响

获取原文
获取外文期刊封面目录资料

摘要

As the feature size of VLSI circuits scales down and clock rates increases, circuit performance is becoming more sensitive to process variations. This paper proposes an algorithm of symmetrical buffer placement in symmetrical clock trees to achieve zero-skew in theory, as well as robust low skew under process or environment variations. With the completely symmetrical structure, we can eliminate many factors of clock skew such as model inaccuracy, environment temperature and intra-die process variations. We devise a new dynamic programming scheme to handle buffer placement and wire sizing under the constraint of symmetry. By classifying the wires by tree levels and defining the level-dependent blockages, the potential candidate points in the gaps of circuit blocks can be fully explored. The algorithm is efficient for minimizing source-sink delay as well as other linear cost functions. Experiments show that our method helps to obtain a balanced design of clock tree with low delay, skew and power.
机译:随着VLSI电路的特征尺寸缩小和时钟速率增加,电路性能对工艺变化变得越来越敏感。本文提出了一种在对称时钟树中对称放置缓冲区的算法,以在理论上实现零偏移,以及在过程或环境变化下实现鲁棒的低偏移。采用完全对称的结构,我们可以消除许多时钟偏斜因素,例如模型误差,环境温度和管芯内工艺变化。我们设计了一种新的动态编程方案,以在对称性约束下处理缓冲区放置和导线尺寸。通过按树级别对电线进行分类并定义级别相关的障碍物,可以充分探索电路块间隙中的潜在候选点。该算法对于最小化源宿延迟以及其他线性成本函数非常有效。实验表明,我们的方法有助于获得低延迟,偏斜和低功耗的时钟树平衡设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号