首页> 外文会议>IEEE VLSI Test Symposium >An on-chip short-time interval measurement technique for testing high-speed communication links
【24h】

An on-chip short-time interval measurement technique for testing high-speed communication links

机译:用于测试高速通信链路的片上的短时间间隔测量技术

获取原文

摘要

In this paper, we present a BIST scheme for on-chip short-time interval measurement intended for characterizing the time-domain specifications, e.g., the rise/fall time of modern high-speed communication transceivers. To reduce hardware overhead, the proposed BIST technique uses the coherent under-sampling principle, and measures implicitly the time interval in a two-pass manner Simulation results are shown to validate the proposed technique.
机译:在本文中,我们介绍了用于表征时域规范的片上短时间间隔测量的BIST方案,例如现代高速通信收发器的上升/下降时间。为了减少硬件开销,所提出的BIST技术使用相干的欠采样原理,并且暗中测量双通方式仿真结果中的时间间隔验证了所提出的技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号