首页> 外文会议>Asian Test Symposium >A new framework for static timing analysis, incremental timing refinement, and timing simulation
【24h】

A new framework for static timing analysis, incremental timing refinement, and timing simulation

机译:静态定时分析,增量时序细化和定时仿真的新框架

获取原文

摘要

In this paper we present a framework that enables the computation of tight ranges of signal arrival, transition, and required times for rising and falling transitions at each circuit line, given an input sequence consisting of two partially specified vectors. At one extreme, when the vectors are completely unspecified, this framework becomes identical to static timing analysis (STA). At the other extreme, when the vectors are completely specified, this framework performs timing simulation (TS). Our key motivation for developing this framework was to reduce the amount of search required by a test generator that uses timing information. During test generation for a target fault, values are specified incrementally and this framework enables refinement of timing windows. We demonstrate that this approach significantly improves test generation efficiency. In this mode, the ATPG is said to be performing incremental timing refinement (ITR).
机译:在本文中,我们介绍了一种框架,其使得能够计算在每个电路线上的上升和下降转换的信号到达,转换和所需时间的紧密范围,给定由两个部分指定的向量组成的输入序列。在一个极端时,当向量完全未指定时,该框架与静态定时分析(STA)相同。在另一个极端时,当vectors完全指定时,该框架执行定时仿真(TS)。我们开发此框架的关键动机是减少使用时间信息的测试发生器所需的搜索量。在目标故障的测试生成期间,逐步指定值,此框架可以通过细化定时窗口。我们证明这种方法显着提高了试验效率。在此模式下,据说ATPG执行增量定时细化(ITR)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号