...
首页> 外文期刊>IEEE Transactions on Applied Superconductivity >Timing Characterization for Static Timing Analysis of Single Flux Quantum Circuits
【24h】

Timing Characterization for Static Timing Analysis of Single Flux Quantum Circuits

机译:单通量量子电路静态时序分析的时序表征

获取原文
获取原文并翻译 | 示例
           

摘要

Single flux quantum (SFQ) logic families require the development of electronic design automation tools to generate large-scale circuits. The available methodologies or tools for performing timing analysis of SFQ circuits do not have a load-dependent timing characterization method for calculating the context-dependent delay of cells, such as the nonlinear delay model for complementary metal-oxide-semiconductor (CMOS) circuits. A new timing characterization method is presented here for SFQ logic cells, which relies on low-dimensional lookup tables (LUTs) to store the clock-to-output delay, setup, and hold times of clocked cells and input-to-output delay of nonclocked cells in an SFQ standard cell library. Although the delay of Josephson junction based logic cells depends on many parameters, this paper shows that it is possible to reduce this dependency to only a small number of well-chosen parameters. All LUTs are obtained from JSIM simulations for a given target process technology. The accuracy of the proposed LUT-based timing characterization method is compared against JSIM simulations, which shows a maximum error of only 2.1% of the tested clocked cells with different loads.
机译:单通量量子(SFQ)逻辑系列要求开发电子设计自动化工具以生成大规模电路。用于执行SFQ电路时序分析的可用方法或工具没有用于计算单元的上下文相关延迟的依赖于负载的时序表征方法,例如互补金属氧化物半导体(CMOS)电路的非线性延迟模型。此处针对SFQ逻辑单元提出了一种新的时序表征方法,该方法依赖于低维查找表(LUT)来存储时钟到输出的延迟,时钟单元的建立和保持时间以及输入到输出的延迟。 SFQ标准单元库中的非时钟单元。尽管基于约瑟夫逊结的逻辑单元的延迟取决于许多参数,但本文显示,可以将这种依赖性减少到仅少数精心选择的参数。对于给定的目标过程技术,所有LUT均来自JSIM仿真。将所提出的基于LUT的时序表征方法的准确性与JSIM仿真进行了比较,JSIM仿真显示,在不同负载下,测试时钟单元的最大误差仅为2.1%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号