首页> 外文会议>International Symposium for Testing and Failure Analysis >Time resolved imaging solving FPGA logic fault localization by pattern matching technique
【24h】

Time resolved imaging solving FPGA logic fault localization by pattern matching technique

机译:通过模式匹配技术解决成像解决FPGA逻辑故障定位的时间

获取原文

摘要

From a designer point of view, the analysis of a failure root cause can quickly become a nightmare if the number of hypothesis provided by a simulation tool is too high. To help solving this kind of problem the use of physical probing measurement can reduce drastically the number of assumptions made by the simulation by invalidating certain hypotheses. The purpose of this paper is to add to the simulation a new source of information based on light emission to solve this kind of problem. Virtual logic diagram computation is able to provide several hypotheses of fault for a given node and data coming from Time Resolved Imaging (TRI) measurement allows extraction of transition pattern for a given node where the assumption has been established. The cross-referencing of this information aims at eliminating wrong hypotheses and making the simulation more reliable.
机译:从设计人员的角度来看,如果模拟工具提供的假设数量太高,则会分析失败根源的原因可以快速成为噩梦。为了帮助解决这种问题,使用物理探测测量可以通过使某些假设无效地模拟的假设的次数。本文的目的是基于光发射来添加模拟新的信息来源,以解决这种问题。虚拟逻辑图计算能够为给定节点提供几个故障,并且来自时间分辨成像(TRI)测量的数据允许为已经建立假设的给定节点提取转换模式。此信息的交叉引用旨在消除错误的假设并使模拟更可靠。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号