【24h】

Validation of yield models with CMOS/SOS test structures

机译:具有CMOS / SOS测试结构的产量模型的验证

获取原文

摘要

A methodology assessed to implement wafer level reliability relies on the design of specific test structures which must be as similar as possible to functional circuits geometries and lay-outs. In a second step, electrical tests provide wafer level data to validate the use of the Poisson yield model which gives defect densities. It is found that chips from the central area of the wafer present randomly distributed defects whereas those from the periphery are governed by a more systematic distribution.
机译:评估实现晶片级可靠性的方法依赖于特定测试结构的设计,其必须与功能性电路几何形状和布局一样类似。在第二步中,电气测试提供晶片级数据,以验证泊松产量模型,其提供缺陷密度。发现来自晶片的中心区域的芯片存在随机分布的缺陷,而来自周边的那些由更系统的分布控制。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号