首页> 外文会议>Electronics Packaging Technology Conference >Low Power Noise Multilayer PCB with Discrete Decoupling Capacitors Inside
【24h】

Low Power Noise Multilayer PCB with Discrete Decoupling Capacitors Inside

机译:低功率噪声多层PCB内部具有离散分离电容

获取原文

摘要

In this paper, we describe the design and implementation of the low noise interconnection (low power plane impedance) in multilayer boards using embedded discrete capacitor technology. To obtain the low noise solutions over a wide range of operating frequency, the overshoot resonances excited at some frequencies should be firstly analyzed. Some resonances make the signal and power integrity problems in the high speed digital boards. To solve these issues related with overshoot resonances, the equivalent circuit model for a PDN should be developed. It is well known that the transmission line matrix (TLM) model serves a proper design method for power delivery network (PDN) including the power/ground plane, via, capacitors, and so on. As using this TLM method, the power impedance and overshoot resonance for the designed PDN can be estimated. Therefore, the power impedance and some resonances on PDN can be easily approached and optimized for low noise interconnection design. The discrete capacitors are conventionally used to minimize the power impedance at any frequency band where the impedance of the decoupling capacitor is lower than that of the power/ground planes pair. However, the increase of equivalent series inductance (ESL) in the discrete capacitor degrades the low noise frequency bandwidth under the multilayer board environments. It is noted that the embedded discrete capacitor structure presented in this paper can be used to maintain the parasitic inductance of the decoupling capacitor as low as possible to decrease the overshoot of the resonance frequency. According to our experimental results, the resonance magnitude and power noise characteristic are from 15 Ω to 1 Ω and from -53dBm to -64dBm, respectively.
机译:在本文中,我们使用嵌入式离散电容技术描述了多层板中的低噪声互连(低功率平面阻抗)的设计和实现。为了在各种工作频率上获得低噪声解决方案,首先应分析在某些频率下激发的过冲谐振。一些共振使高速数字板中的信号和功率完整性问题。为了解决与过冲谐振相关的这些问题,应开发PDN的等效电路模型。众所周知,传输线矩阵(TLM)模型为包括电源/接地平面,通孔,电容器等的电力输送网络(PDN)提供了适当的设计方法。与使用该TLM方法一样,可以估计设计PDN的功率阻抗和过冲谐振。因此,对于低噪声互连设计,可以容易地接近和优化PDN上的功率阻抗和一些谐振。常规电容器通常用于最小化任何频带处的功率阻抗,其中去耦电容的阻抗低于功率/接地平面对的阻抗。然而,离散电容器中等效串联电感(ESL)的增加会降低多层板环境下的低噪声频率带宽。应注意,本文呈现的嵌入的离散电容器结构可用于保持去耦电容器的寄生电感,尽可能低地降低谐振频率的过冲。根据我们的实验结果,谐振幅度和功率噪声特性分别为-53dBm至-64dBm的15Ω至-54dBm。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号