首页> 外文会议>European Conference on Circuit Theory and Design >Design of a low-power quadrature LC-VCO in 65 nm CMOS
【24h】

Design of a low-power quadrature LC-VCO in 65 nm CMOS

机译:65 nm CMOS的低功耗正交LC-VCO设计

获取原文

摘要

This paper presents the design of a low-power quadrature oscillator for frequency synthesis in intermediate frequency over fiber (IFoF) applications at the lower-end of the 5G WiFi band. It is formed by two class-B LC-VCOs connected in a cross-coupled configuration. A cascaded architecture has been used for the coupling stages in order to stabilize the oscillation by minimizing bimodal oscillation and the back coupling between the two coupled LC-VCO stages. The prototype has been designed in a standard 65 nm process fed at 0.9 V instead of the nominal 1.2 V. It achieves a tuning range from 4.9GHz to 5.75 GHz, and a phase noise figure of -110.5 dBc/Hz at 1 MHz from the carrier at the maximum oscillating frequency of 5.75 GHz, for which the oscillation amplitude is close to 300 mV. Excluding the output buffer implemented for testing, the proposed quadrature oscillator consumes only 1.8mW, which yields a FoM of 182.7dB.
机译:本文介绍了一种低功耗正交振荡器的设计,该振荡器用于5G WiFi频段低端的中频光纤(IFoF)应用中的频率合成。它由两个以交叉耦合配置连接的B类LC-VCO组成。级联架构已用于耦合级,以便通过最小化双峰振荡和两个耦合LC-VCO级之间的反向耦合来稳定振荡。该原型采用标准的65 nm工艺设计,供电电压为0.9 V,而不是标称的1.2V。它实现了4.9GHz至5.75 GHz的调谐范围,并且在1 MHz处的相位噪声系数为-110.5 dBc / Hz。最大振荡频率为5.75 GHz的载波,其振荡幅度接近300 mV。不包括用于测试的输出缓冲器,建议的正交振荡器仅消耗1.8mW的功率,FoM为182.7dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号