首页> 外文会议>European Conference on Circuit Theory and Design >Design of a low-power quadrature LC-VCO in 65 nm CMOS
【24h】

Design of a low-power quadrature LC-VCO in 65 nm CMOS

机译:65 nm CMOS的低功耗正交LC-VCO设计

获取原文

摘要

This paper presents the design of a low-power quadrature oscillator for frequency synthesis in intermediate frequency over fiber (IFoF) applications at the lower-end of the 5G WiFi band. It is formed by two class-B LC-VCOs connected in a cross-coupled configuration. A cascaded architecture has been used for the coupling stages in order to stabilize the oscillation by minimizing bimodal oscillation and the back coupling between the two coupled LC-VCO stages. The prototype has been designed in a standard 65 nm process fed at 0.9 V instead of the nominal 1.2 V. It achieves a tuning range from 4.9GHz to 5.75 GHz, and a phase noise figure of -110.5 dBc/Hz at 1 MHz from the carrier at the maximum oscillating frequency of 5.75 GHz, for which the oscillation amplitude is close to 300 mV. Excluding the output buffer implemented for testing, the proposed quadrature oscillator consumes only 1.8mW, which yields a FoM of 182.7dB.
机译:本文介绍了5G WiFi频带的下端的光纤(IFOF)应用中频率合成的低功率正交振荡器的设计。它由以交叉耦合配置连接的两个类-B LC-VCO形成。级联架构已用于耦合级以通过最小化双耦合振荡和两个耦合的LC-VCO级之间的背耦合来稳定振荡。原型设计在0.9V的标准65nm过程中,而不是标称1.2 V.它实现了4.9GHz至5.75GHz的调谐范围,以及1 MHz的-110.5 dbc / hz的相位噪声系数在最大振荡频率为5.75GHz的载波,振荡幅度接近300 mV。不包括用于测试的输出缓冲区,所提出的正交振荡器仅消耗1.8MW,从而产生182.7dB的FOM。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号