【24h】

Symmetry Reduction for STE Model Checking

机译:STE模型检查的对称性降低

获取原文

摘要

In spite of the tremendous success of STE model checking one cannot verify circuits with arbitrary large number of state holding elements. In this paper we present a methodology of symmetry reduction for STE model checking, using a novel set of STE inference rules. For symmetric circuit models these rules provide a very effective reduction strategy. When used as tactics, rules help decompose a given STE property to a set containing several classes of equivalent STE properties. A representative from each equivalence class is picked and verified using an STE simulator, and the correctness of the entire class of assertions is deduced, using a theorem that we provide. Finally inference rules are used in the forward direction to deduce the overall statement of correctness. Our experiments on verifying arbitrarily large CAMs and circuits with multiple CAMs, show that these can be verified using a fixed, small number of BDD variables
机译:尽管STE模型检查取得了巨大的成功,但人们仍然无法验证具有任意数量状态保持元件的电路。在本文中,我们使用一套新颖的STE推理规则,提出了一种用于STE模型检查的对称性降低方法。对于对称电路模型,这些规则提供了一种非常有效的降低策略。当用作策略时,规则有助于将给定的STE属性分解为包含多个等效STE属性类的集合。使用STE模拟器从每个等效类中选择一个代表并进行验证,并使用我们提供的一个定理推论整个断言类的正确性。最后,在向前的方向上使用推理规则来推导正确性的整体陈述。我们的验证任意大型CAM和具有多个CAM的电路的实验表明,可以使用固定的少量BDD变量来验证这些

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号