【24h】

Symmetry Reduction for STE Model Checking

机译:STE模型检查的对称性减少

获取原文

摘要

In spite of the tremendous success of STE model checking one cannot verify circuits with arbitrary large number of state holding elements. In this paper we present a methodology of symmetry reduction for STE model checking, using a novel set of STE inference rules. For symmetric circuit models these rules provide a very effective reduction strategy. When used as tactics, rules help decompose a given STE property to a set containing several classes of equivalent STE properties. A representative from each equivalence class is picked and verified using an STE simulator, and the correctness of the entire class of assertions is deduced, using a theorem that we provide. Finally inference rules are used in the forward direction to deduce the overall statement of correctness. Our experiments on verifying arbitrarily large CAMs and circuits with multiple CAMs, show that these can be verified using a fixed, small number of BDD variables.
机译:尽管STE模型的巨大成功检查,但是无法验证具有任意大量状态控股元素的电路。在本文中,我们使用小型STE推断规则介绍了STE模型检查的对称性对称性的方法。对于对称电路模型,这些规则提供了非常有效的减少策略。用作策略时,规则有助于将给定的STE属性分解为包含多种等效标志属性的集合。使用STE模拟器挑选和验证每个等同类的代表,并使用我们提供的定理推断出整个断言的正确性。最后推断规则用于向前方向使用,推断出整体正确性陈述。我们在使用多个凸轮验证任意大型凸轮和电路的实验,表明可以使用固定,少量的BDD变量来验证这些。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号