首页> 外文会议>IEEE International 3D Systems Integration Conference >High-speed and low-power 2.5D I/O circuits for memory-logic-integration by through-silicon interposer
【24h】

High-speed and low-power 2.5D I/O circuits for memory-logic-integration by through-silicon interposer

机译:高速和低功耗2.5D I / O电路,用于通过硅中介层进行存储器逻辑集成

获取原文

摘要

In this paper, two high-speed and low-power I/O circuits are developed using through-silicon-interposer (TSI) for 2.5D integration of multi-core processor and memory in 65nm CMOS process. For a 3mm TSI interconnection of transmission line (T-line), the first I/O circuit is a low-voltage-differential-signal (LVDS) buffer and the second one is a current-mode-logic (CML) buffer. To compensate the high-frequency loss from T-line, a pre-emphasis circuit is deployed in the LVDS buffer, and a wide-band inductor-matching is deployed in the CML buffer. Based on the post layout simulation results, the LVDS buffer can achieve 360mV peak-to-peak differential output signal swing and 563fs cycle-to-cycle jitter with 10Gb/s bandwidth and 4.8mW power consumption. The CML buffer can achieve 240mV peak-to-peak differential output signal swing and 453fs jitter with 12.8Gb/s data-rate and 1.6mA current consumption under 0.6V ultra low-power supply.
机译:本文通过硅中介层(TSI)开发了两个高速和低功耗I / O电路,用于在65nm CMOS工艺中将多核处理器和存储器进行2.5D集成。对于传输线(T线)的3mm TSI互连,第一个I / O电路是一个低压差分信号(LVDS)缓冲器,第二个是电流模式逻辑(CML)缓冲器。为了补偿T线产生的高频损耗,在LVDS缓冲器中部署了预加重电路,在CML缓冲器中部署了宽带电感匹配。根据布局后仿真结果,LVDS缓冲器可实现360mV峰峰值差分输出信号摆幅和563fs的逐周期抖动,带宽为10Gb / s,功耗为4.8mW。在0.6V超低功耗电源下,CML缓冲器可实现240mV峰峰值差分输出信号摆幅和453fs抖动,数据速率为12.8Gb / s,功耗为1.6mA。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号