首页> 外文会议>International Conference on Communications, Circuits and Systems >An avalanche current path optimizing method for superjunction MOSFET to enhance unclamped inductive switching capability
【24h】

An avalanche current path optimizing method for superjunction MOSFET to enhance unclamped inductive switching capability

机译:一种超结MOSFET雪崩电流路径优化方法,以增强非钳位电感开关能力

获取原文

摘要

The internal parasitic bipolar transistor plays an important role in the unclamped inductive switching (UIS) failure of superjunction MOSFET. To suppress the activation of parasitic transistor, an innovative structure was proposed which features a P-island with relatively high doping concentration at the top of P-column and a trench-type P+ contact. The avalanche point is localized at the P-island and the avalanche current path is away from the N+ source/P-body junction. The mechanism of the proposed structure was thoroughly investigated and the optimizing method of the P-island was also discussed. Simulations show that the avalanche current path optimizing strategy can achieve a good trade-off between UIS capability and breakdown characteristics.
机译:内部寄生双极晶体管在超结MOSFET的未钳位电感开关(UIS)故障中起着重要作用。为了抑制寄生晶体管的激活,提出了一种创新的结构,该结构的特征是在P列顶部具有相对较高的掺杂浓度的P岛和沟槽型P +触点。雪崩点位于P岛,雪崩电流路径远离N +源/ P体结。深入研究了所提出结构的机理,并讨论了P岛的优化方法。仿真表明,雪崩电流路径优化策略可以在UIS能力和击穿特性之间取得良好的折衷。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号