首页> 外文会议>IEEE Computer Society Annual Symposium on VLSI >Generating Multi-cycle and Multiple Transient Fault Resilient Design During Physically Aware High Level Synthesis
【24h】

Generating Multi-cycle and Multiple Transient Fault Resilient Design During Physically Aware High Level Synthesis

机译:在物理意识的高级合成期间生成多周期和多瞬态故障弹性设计

获取原文

摘要

Future technologies predict major reliability concern for digital systems due to growing impact of radiation based transient faults. Radiation strikes may produce upsets that last over several clock cycles and that can affect multiple functional units similarly (equivalently). This will be a problem in future as with the evolution of technology, the device geometry continues to shrink massively along with persistent escalation of operating speed. This calls for solutions that can confront the dual problem of multi-cycle and multiple transient faults at higher abstraction level (such as behavioural level) alongside considering lower level physical design information. A novel physically aware high level synthesis (HLS) methodology is presented in this paper, that solves the aforesaid problem by providing resilient designs against transient fault that extend over several control steps (clock cycles) and affect neighborhood functional units similarly, with minimal overhead and implementation runtime.
机译:由于基于辐射基于瞬态断层的影响越来越长,未来技术预测数字系统的主要可靠性问题。辐射罢工可以产生持续多个时钟周期的扰动,并且可以类似地影响多个功能单元(等效)。这将来将来存在一个问题,随着技术的演变,设备几何形状继续迅速缩小,随着操作速度的持续升级。考虑到较低级别的物理设计信息,这需要在更高的抽象级别(例如行为级别)下的多周期和多个瞬态故障的双重问题的解决方案。本文提出了一种新颖的物理知识的高级合成(HLS)方法,通过提供对瞬态故障的弹性设计来解决上述问题,该设计延伸超过几个控制步骤(时钟周期)并类似地影响邻域功能单元,并且具有最小的开销和实现运行时。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号