首页> 外文会议>IEEE Computer Society Annual Symposium on VLSI >A Low-Leakage, Robust ESD Clamp with Thyristor Delay Element in 65 nm CMOS Technology
【24h】

A Low-Leakage, Robust ESD Clamp with Thyristor Delay Element in 65 nm CMOS Technology

机译:低泄漏,具有晶闸管延迟元件,在65nm CMOS技术中具有晶闸管延迟元件

获取原文

摘要

Electrostatic discharge (ESD) is a well-known problem in integrated circuits that affects its reliability, yield and cost. It is important to design ESD protection circuits that are ablet o prevent ESD related yield loss [1]. In this work, a 65 nm static clamp with a thyristor as a delay element to extend the on time of the clamp during the ESD event is presented. Simulation and measurement results show that the proposed clamp has fast response for ESD-like events. Extensive analysis demonstrates that the clamp is stable against false triggering, power supplynoise and has very low-leakage current. Measurement resultsshow that the clamp is capable of handling 3.21A of currentwhile its leakage is only 180pA. In addition, the measurementresults show that the proposed clamp demonstrates immunityagainst false triggering under the fast power-on condition.
机译:静电放电(ESD)是集成电路中的众所周知的问题,影响其可靠性,产量和成本。设计ESD保护电路是ABLET O.防止ESD相关屈服损失[1]。在这项工作中,提出了一种65nm静态夹,其具有晶闸管作为延迟元件,以在ESD事件期间延长钳位的接通时间。仿真和测量结果表明,所提出的夹具对ESD的事件具有快速响应。广泛的分析表明,夹具对误触发,电源管理稳定,电流非常低。测量结果表明夹子能够处理3.21A的电流泄漏仅为180磅。此外,测量结果表明,所提出的夹具在快速上电条件下表现出免疫性假触发。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号