首页> 外文会议>IEEE International Conference on Acoustics, Speech and Signal Processing >Massive MIMO processing at the semiconductor edge: Exploiting the system and circuit margins for power savings
【24h】

Massive MIMO processing at the semiconductor edge: Exploiting the system and circuit margins for power savings

机译:在半导体边缘的大规模MIMO处理:利用系统和电路利润率进行省电

获取原文

摘要

Massive MIMO has the potential to bring great spectral and energy efficiency improvements, making it a very promising technology for future wireless systems. Essential to achieve the gains in practice, is the ability to realize the many antenna paths at low complexity. In this paper, we consider the potential of processing at the semiconductor edge by allowing voltage over-scaling and complete antenna signal failures, focusing on the per-antenna digital functionality that dominant the DSP complexity. The impact of the resulting hardware errors on the performance of Massive MIMO transmission is analyzed. It shows that the inherent redundancy in the system brings a solid tolerance to sporadic hardware errors. Potential control tactics are introduced, that could further optimize the operation of the error-prone circuitry. We anticipate that by exploiting the system and circuit margins, up to 40% power reduction could be achieved on the considered DSP functions without sacrificing performance in many traffic scenarios.
机译:大规模的MIMO有可能带来极大的光谱和能源效率的改进,使其成为未来无线系统的有前途的技术。在实践中实现提升至关重要,是能够实现低复杂性的许多天线路径。在本文中,我们考虑通过允许电压过度缩放和完整的天线信号故障来考虑在半导体边缘处理的电位,专注于主导DSP复杂度的每个天线数字功能。分析了由此产生的硬件误差对大规模MIMO传输性能的影响。它表明系统中固有的冗余为零星硬件错误带来了稳固的公差。介绍了潜在的控制策略,可以进一步优化易于易受易受电路的操作。我们预期通过利用系统和电路利润率,可以在考虑的DSP功能上实现高达40%的功率降低,而不会在许多交通方案中牺牲性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号