首页> 外文会议>2011 7th Conference on Ph.D. Research in Microelectronics and Electronics >A delay model allowing nano-CMOS standard cells statistical simulation at the logic level
【24h】

A delay model allowing nano-CMOS standard cells statistical simulation at the logic level

机译:延迟模型允许在逻辑级别对纳米CMOS标准单元进行统计仿真

获取原文

摘要

In nano-scale digital CMOS ICs, technology parameter variation limits the usefulness of traditional corner-based timing simulation in favor of statistical simulation. Yet, logic level delay modeling featuring technology variation aware timing is an open challenge. We present a new semi-empirical delay model of digital CMOS cells, accounting for input slope and technology parameters, featuring Spice-level accuracy and full suitability for logic level (i.e. fast) statistical timing simulation in an HDL environment. The approach has been tested against Spice BSIM4 targeting a library of 272 standard cells.
机译:在纳米级数字CMOS IC中,技术参数的变化限制了传统的基于角点的时序仿真的实用性,而有利于统计仿真。然而,以技术变化感知时序为特征的逻辑级延迟建模是一个开放的挑战。我们提出了一种新的数字CMOS单元的半经验延迟模型,该模型考虑了输入斜率和技术参数,具有Spice级精度以及对HDL环境中逻辑级(即快速)统计时序仿真的完全适用性。该方法已经针对针对272个标准单元库的Spice BSIM4进行了测试。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号