首页> 外文OA文献 >Statistical circuit simulations - from ‘atomistic’ compact models to statistical standard cell characterisation
【2h】

Statistical circuit simulations - from ‘atomistic’ compact models to statistical standard cell characterisation

机译:统计电路模拟 - 从'原子'紧凑模型到统计标准单元表征

摘要

This thesis describes the development and application of statistical circuit simulation methodologies to analyse digital circuits subject to intrinsic parameter fluctuations. The specific nature of intrinsic parameter fluctuations are discussed, and we explain the crucial importance to the semiconductor industry of developing design tools which accurately account for their effects. Current work in the area is reviewed, and three important factors are made clear: any statistical circuit simulation methodology must be based on physically correct, predictive models of device variability; the statistical compact models describing device operation must be characterised for accurate transient analysis of circuits; analysis must be carried out on realistic circuit components. Improving on previous efforts in the field, we posit a statistical circuit simulation methodology which accounts for all three of these factors. The established 3-D Glasgow atomistic simulator is employed to predict electrical characteristics for devices aimed at digital circuit applications, with gate lengths from 35 nm to 13 nm. Using these electrical characteristics, extraction of BSIM4 compact models is carried out and their accuracy in performing transient analysis using SPICE is validated against well characterised mixed-mode TCAD simulation results for 35 nm devices. Static d.c. simulations are performed to test the methodology, and a useful analytic model to predict hard logic fault limitations on CMOS supply voltage scaling is derived as part of this work. Using our toolset, the effect of statistical variability introduced by random discrete dopants on the dynamic behaviour of inverters is studied in detail. As devices scaled, dynamic noise margin variation of an inverter is increased and higher output load or input slew rate improves the noise margins and its variation. Intrinsic delay variation based on CV/I delay metric is also compared using ION and IEFF definitions where the best estimate is obtained when considering ION and input transition time variations. Critical delay distribution of a path is also investigated where it is shown non-Gaussian. Finally, the impact of the cell input slew rate definition on the accuracy of the inverter cell timing characterisation in NLDM format is investigated.
机译:本文描述了统计电路仿真方法的发展和应用,以分析受固有参数波动影响的数字电路。讨论了固有参数波动的具体性质,并且我们解释了开发精确解释其影响的设计工具对半导体行业的至关重要。对当前在该领域的工作进行了回顾,并阐明了三个重要因素:任何统计电路仿真方法都必须基于器件可变性的物理正确的预测模型;为了描述电路的准确瞬态分析,必须描述描述设备操作的统计紧凑模型;必须对实际的电路组件进行分析。为了改进该领域的先前工作,我们提出了一种统计电路仿真方法,该方法考虑了所有这三个因素。已建立的3-D格拉斯哥原子模拟器用于预测数字电路应用设备的电气特性,其栅极长度为35 nm至13 nm。利用这些电气特性,对BSIM4紧凑型模型进行了提取,并针对35 nm器件充分表征了混合模式TCAD仿真结果,验证了它们使用SPICE进行瞬态分析的准确性。静态直流进行了仿真以测试该方法,并得出了一个有用的分析模型来预测CMOS电源电压缩放的硬逻辑故障限制。使用我们的工具集,详细研究了随机离散掺杂剂引入的统计可变性对逆变器动态行为的影响。随着器件的扩展,逆变器的动态噪声容限变化会增加,更高的输出负载或输入压摆率会改善噪声容限及其变化。还使用ION和IEFF定义比较了基于CV / I延迟度量的内在延迟变化,其中在考虑ION和输入转换时间变化时可获得最佳估计。在显示为非高斯的情况下,还研究了路径的关键延迟分布。最后,研究了单元输入摆率定义对NLDM格式的逆变器单元时序表征精度的影响。

著录项

  • 作者

    Kamsani Noor Ain;

  • 作者单位
  • 年度 2011
  • 总页数
  • 原文格式 PDF
  • 正文语种 English
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号