【24h】

A 2.5-dB Insertion Loss, DC-60 GHz CMOS SPDT Switch in 45-nm SOI

机译:在45nm SOI中具有2.5dB插入损耗的DC-60 GHz CMOS SPDT开关

获取原文

摘要

This paper presents a single-pole double-throw (SPDT), transmit/receive (T/R) switch operating from DC to 60 GHz. The SPDT switch is based on a series-shunt circuit with broadband input and output matching circuits and is implemented in a partially-depleted, 45-nm silicon-on-insulator (SOI) process. A buried oxide (BOX) layer is demonstrated to minimize substrate coupling. The switch exhibits a measured insertion loss of less than 1.7 dB at 45 GHz and less than 2.5 dB at 60 GHz with an isolation of greater than 25 dB at 45 GHz. To our knowledge, this is the lowest insertion loss demonstrated for an SPDT switch at 60 GHz in a CMOS process. With a control voltage of 1.2 V, the measured P1dB and IIP3 are 7.1 dBm and 18.2 dBm, respectively. The active chip area is 0.187;0.22 mm2.
机译:本文提出了一种单刀双掷(SPDT),发射/接收(T / R)开关,其工作频率为DC至60 GHz。 SPDT开关基于具有宽带输入和输出匹配电路的串联分流电路,并采用部分耗尽的45 nm绝缘体上硅(SOI)工艺实现。掩埋的氧化物(BOX)层被证明可以最大程度地减少基板耦合。该开关在45 GHz时测得的插入损耗小于1.7 dB,在60 GHz时测得小于2.5 dB,在45 GHz时隔离度大于25 dB。据我们所知,这是在CMOS工艺中60 GHz的SPDT开关所展示出的最低插入损耗。在1.2 V的控制电压下,测得的P1dB和IIP3分别为7.1 dBm和18.2 dBm。有源芯片面积为0.18 7; 0.22平方毫米。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号