首页> 外文会议>IEEE International Test Conference 2010 >Testing of latch based embedded arrays using scan tests
【24h】

Testing of latch based embedded arrays using scan tests

机译:使用扫描测试来测试基于锁存器的嵌入式阵列

获取原文

摘要

Latch based arrays are commonly used as small embedded memories. There are often a large number of such memories in a design. Due to the large area overhead of memory BISTs, scan is often used to test such memories. In this paper we show that with a minor modification of a marching sequence targeting only the transition delay faults at the latch boundaries, a comprehensive set of faults can be detected. The comprehensive fault set includes all stuck-at, stuck-open and bridging faults inside a cell of the array as well as all inter-cell bridging faults. This test set also includes a retention test for such memories.
机译:基于锁存器的阵列通常用作小型嵌入式存储器。在设计中通常有大量这样的存储器。由于内存BIST的区域开销很大,因此经常使用扫描来测试此类内存。在本文中,我们表明,仅针对闩锁边界处的过渡延迟故障的行进序列进行较小的修改,就可以检测到一组全面的故障。全面的故障集包括阵列单元内部的所有卡死,卡死和桥接故障,以及所有单元间桥接故障。该测试集还包括针对此类存储器的保留测试。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号