首页> 外文会议>International Test Conference >Testing of latch based embedded arrays using scan tests
【24h】

Testing of latch based embedded arrays using scan tests

机译:使用扫描测试测试基于锁存的嵌入式阵列

获取原文

摘要

Latch based arrays are commonly used as small embedded memories. There are often a large number of such memories in a design. Due to the large area overhead of memory BISTs, scan is often used to test such memories. In this paper we show that with a minor modification of a marching sequence targeting only the transition delay faults at the latch boundaries, a comprehensive set of faults can be detected. The comprehensive fault set includes all stuck-at, stuck-open and bridging faults inside a cell of the array as well as all inter-cell bridging faults. This test set also includes a retention test for such memories.
机译:锁存阵列通常用作小型嵌入式存储器。设计中经常有大量这样的回忆。由于内存BISTS的大面积开销,扫描通常用于测试这些存储器。在本文中,我们认为,只有仅针对锁存边界处的过渡延迟故障的游行序列进行了较小的修改,可以检测到一系列综合的故障。综合故障集包括阵列单元格内的所有卡住,粘贴和桥接故障以及所有细胞间桥接故障。该测试组还包括用于此类存储器的保留测试。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号