首页> 外文会议>2010 International Conference on Field Programmable Logic and Applications >An IEEE 754-2008 Decimal Parallel and Pipelined FPGA Floating-Point Multiplier
【24h】

An IEEE 754-2008 Decimal Parallel and Pipelined FPGA Floating-Point Multiplier

机译:IEEE 754-2008十进制并行和流水线FPGA浮点乘法器

获取原文

摘要

Decimal floating point operations are important for applications that cannot tolerate errors from conversions between binary and decimal formats, for instance, scientific, commercial, and financial applications. In this paper we present an IEEE 754-2008 compliant parallel decimal floating-point multiplier designed to exploit the features of Virtex-5 FPGAs. It is an extension to a previously published decimal fixed-point multiplier. The decimal floating-point multiplier implements early estimation of the shift-left amount and efficient decimal rounding. Additionally, it provides all required rounding modes, exception handling, overflow, and gradual underflow. Several pipeline stages can be added to increase throughput. Furthermore, different modifications are analyzed including shifting by means of hard-wired multipliers and delayed carry propagation adders.
机译:十进制浮点运算对于不能容忍二进制和十进制格式之间的转换产生错误的应用程序非常重要,例如科学,商业和金融应用程序。在本文中,我们提出了一个符合IEEE 754-2008的并行十进制浮点乘法器,旨在利用Virtex-5 FPGA的功能。它是先前发布的十进制定点乘法器的扩展。十进制浮点乘法器实现了左移量的早期估计和有效的十进制舍入。此外,它提供了所有必需的舍入模式,异常处理,溢出和逐渐下溢。可以添加几个流水线阶段以增加吞吐量。此外,分析了各种修改,包括通过硬接线乘法器和延迟进位传播加法器进行的移位。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号