首页> 外文会议>Electron Devices and Solid-State Circuits, 2005 IEEE Conference on >A New Failure Mechanism of Gate-grounded MOSFET ESD Device in 9Onm Technology
【24h】

A New Failure Mechanism of Gate-grounded MOSFET ESD Device in 9Onm Technology

机译:9Onm技术中栅极接地MOSFET ESD器件的新故障机理

获取原文

摘要

A new triggering phenomenon was observed on gate-grounded nMOS (ggnMOS) ESD device in 90nm technology. The trigger voltage has been measured at the value as low as 6V. However, the low triggering voltage does not result in high ESD performance as conventional theory suggested. The experimental data and simulation results have shown that this is due to the dislocation of the largest electric field from drain/junction region to the edge of LDD/pocket region. Therefore heating in the smaller LDD/pocket junction causes the early burn out. It is clarified that lower trigger voltage does not always mean to higher ESD endurance.
机译:在采用90nm技术的栅接地nMOS(ggnMOS)ESD器件上观察到新的触发现象。触发电压的测量值低至6V。但是,低触发电压不会像传统理论所建议的那样导致较高的ESD性能。实验数据和仿真结果表明,这是由于最大的电场从漏极/结区到LDD /口袋区边缘的位移所致。因此,较小的LDD /口袋连接处的加热会导致早期烧尽。需要说明的是,较低的触发电压并不总是意味着较高的ESD耐受性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号