首页> 外文会议>International symposium on Physical design >Effects of on-chip inductance on power distribution grid
【24h】

Effects of on-chip inductance on power distribution grid

机译:片上电感对配电网的影响

获取原文

摘要

With increase of clock frequency, on-chip wire inductance starts to play an important role in power/ground distribution analysis, although it has not been considered so far. We perform a case study work that evaluates relation between decoupling capacitance position and noise suppression effect, and we reveal that placing decoupling capacitance close to current load is necessary for noise reduction. We experimentally show that impact of on-chip inductance becomes small when on-chip decoupling capacitance is well placed according to local power consumption. We also examine influences of grid pitch, wire area, and spacing between paired power and ground wires on power supply noise. Minification of grid pitch is more efficient than increase in wire area, and small spacing reduces power noise as we expected.
机译:随着时钟频率的增加,片上线电感开始在电源/地线分布分析中起重要作用,尽管到目前为止尚未被考虑。我们进行了一个案例研究工作,以评估去耦电容位置与噪声抑制效果之间的关系,并且我们发现将去耦电容放置在电流负载附近对于降低噪声是必要的。我们的实验表明,根据本地功耗,适当放置片上去耦电容后,片上电感的影响会变小。我们还检查了栅格间距,导线面积以及成对的电源线和地线之间的间距对电源噪声的影响。减小网格间距比增加导线面积更有效,并且较小的间距可以降低电源噪声,正如我们所期望的那样。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号