首页> 外文会议>Conference on emerging lithographic technologies >Reduction of image placement errors in EPL masks
【24h】

Reduction of image placement errors in EPL masks

机译:EPL掩码中的图像放置错误的减少

获取原文

摘要

Minimizing mask-level distortions is critical to ensuring the success of electron projection lithography (EPL) in the sub-65-nm regime. Previous research has demonstrated the importance of controlling the stress in the patterned stencil membranes to minimize image placement distortions. Low-stress, 100-mm diameter EPL mask blanks have been patterned with a layout that simulates the effects of the cross-mask and intra-subfield pattern density gradients found in a realistic circuit design. Extensive IP measurements were made to illustrate how local subfield correction schemes can be used to reduce all mask-level distortions (regardless of pattern type) to less than 15 nm (3σ). Combining membrane stress control with the use of repeatable and identical reticle chucking is expected to reduce EPL mask-level distortions to the values that will be needed for the 65-nm design node.
机译:最小化掩模级失真对于确保子65nm制度中的电子投影光刻(EPL)的成功至关重要。以前的研究表明,控制图案化模板膜中的应力以最小化图像放置扭曲的重要性。低应力,直径为100mm直径的EPL掩模坯料已经用布局图案化,用于模拟交叉掩模和子场的帧内场模式密度梯度在现实电路设计中的效果。进行广泛的IP测量以说明局部子场校正方案如何用于减少所有掩模级失真(无论模式类型如何)到小于15nm(3σ)。将膜应力控制与使用可重复和相同的掩模版夹持有望将EPL掩模级别的扭曲降低到65-NM设计节点所需的值。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号