首页> 外文会议>Conference on Optical Microlithography >Pushing the Lithography Limit - Applying Inverse Lithography Technology (ILT) at the 65nm Generation
【24h】

Pushing the Lithography Limit - Applying Inverse Lithography Technology (ILT) at the 65nm Generation

机译:推动光刻限制 - 在65nm生成中施加逆光刻技术(ILL)

获取原文

摘要

This paper presents the results of applying ILT to SMIC's first 65nm tape out. ILT mathematically determines the mask features that produce the desired on-wafer results for best pattern fidelity, largest process window or an desired combination of both. SMIC applied this technology to its first 65nm tape-out to study its performance and benefits for deep sub-wavelength lithography. SMIC selected 3 SRAM designs as the first set of test cases, because SRAM bit-cells contain features which are lithographically challenging. Firstly, three experiments were performed to optimize the illumination and mask design of a pair of layers by optimizing exposure energy, enabling SRAF, and enforcing mask constraints. Secondly, mask manufacturability (including fracturing and writing time) and wafer print performance of ILT was studied. Thirdly, mask patterns generated by both conventional Optical Proximity Correction (OPC) and ILT, both using only their optical models, were placed on the mask side-by-side. The results demonstrated that ILT achieved better CD accuracy and produced significantly larger process window than conventional OPC.
机译:本文介绍了将ILT涂抹于SMIC的第一个65nm胶带的结果。数学地确定为最佳模式保真度,最大处理窗口或两者的所需组合产生所需的晶圆结果的掩模功能。 SMIC将该技术应用于首先65nm的磁带,以研究其对深层波长光刻的性能和益处。 SMIC选定的3 SRAM设计作为第一组测试用例,因为SRAM位单元包含在光刻挑战的特征。首先,通过优化曝光能量,实现SRAF和实施掩模约束,进行三个实验以优化一对层的照明和掩模设计。其次,研究了掩模可制造性(包括压裂和写作时间)和ILT的晶圆打印性能。第三,通过传统的光学接近校正(OPC)和ILL,仅使用它们的光学模型产生的掩模图案,并排放置在面罩上。结果表明,ILL实现了更好的CD精度,并产生比传统OPC更大的过程窗口。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号