首页> 外文会议>European Microwave Integrated Circuits Conference >A 239-315 GHz CMOS Frequency Doubler Designed by Using a Small-Signal Harmonic Model
【24h】

A 239-315 GHz CMOS Frequency Doubler Designed by Using a Small-Signal Harmonic Model

机译:使用小信号谐波模型设计的239-315 GHz CMOS倍频器

获取原文

摘要

In order to realize a wideband frequency multiplier at terahertz frequencies, iterative optimization of circuit parameters is necessary. However, iterative execution of nonlinear simulation takes a prohibitively long time. We present a small-signal harmonic model, which is equivalent to using only the dominant components of a full set of X-parameters, to solve the problem. It is a simple but accurate nonlinear model suitable for obtaining the frequency response. A 300-GHz frequency doubler with an eight-stage driver amplifier is designed by using the technique. The frequency doubler is fabricated using a 40-nm CMOS process. It achieves a 3-dB bandwidth of 76 GHz from 239 to 315 GHz and a maximum output power of -10 dBm.
机译:为了在太赫兹频率上实现宽带倍频,电路参数的迭代优化是必要的。但是,非线性仿真的迭代执行要花费非常长的时间。我们提出了一个小信号谐波模型,该模型等效于仅使用全套X参数的主要成分来解决该问题。这是一个简单但准确的非线性模型,适用于获得频率响应。使用该技术设计了具有八级驱动器放大器的300 GHz倍频器。倍频器使用40纳米CMOS工艺制造。它在239至315 GHz范围内实现了76 GHz的3 dB带宽和-10 dBm的最大输出功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号