首页> 外文会议>International conference on computer design >Increasing reconfigurability with memristive interconnects
【24h】

Increasing reconfigurability with memristive interconnects

机译:增加与Memristive Interconnects的重新配置性

获取原文

摘要

The design of on-chip interconnects is largely governed by the size and power of the devices being connected. While large components like memory controllers, video decode accelerators, and cores can afford the overhead of a large packet switching NoC router, smaller components like adders or other ALUs cannot. Instead, they are typically connected via simple wires, limiting their runtime reconfigurability. The notable exception - FPGAs - use an interconnect which allows extreme reconfigurability, but the FPGA pays for it in area, power, and latency costs. Less costly reconfigurable interconnects, therefore, could allow hardware designers to expose more reconfigurability while limiting area and power costs. This paper presents the design of a high-radix circuit switching crossbar design using memristors. This design utilizes Phase Change Memory (PCM), overcoming some of its limitations such as leakage power and low voltage operation. The very small size of memristors shrinks the area, power, and latency of crossbars by up to 16x, 4.4x, and 2.4x, respectively, leaving little interconnect overhead but wiring overhead. As a tool for designers, memristive interconnects offer significant potential to increase runtime design flexibility.
机译:片上互连的设计主要由所连接设备的尺寸和功率来控制。虽然存储器控制器,视频解码加速器和核等大型组件可以负担于大型数据包切换NoC路由器的开销,但是加入者或其他ALU等较小的组件不能。相反,它们通常通过简单的电线连接,限制了它们的运行时重新配置性。值得注意的例外 - FPGA - 使用互连,允许极端的重新配置性,但FPGA在区域,电源和延迟成本中支付它。因此,较低的昂贵可重新配置互连可以允许硬件设计人员在限制区域和功率成本的同时暴露更多的重新配置性。本文介绍了使用存储器的高基数电路开关横杆设计的设计。该设计利用相变存储器(PCM),克服其一些限制,例如漏电功率和低电压操作。非常小的镜头尺寸缩小了十字架的区域,电源和延迟,分别缩小到16倍,4.4倍,4.4倍,留下小互连开销但接线开销。作为设计人员的工具,Memristive互连提供了提高运行时设计灵活性的显着潜力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号