首页> 外文会议>IEEE International Conference on Electronics, Circuits and Systems >Enhanced Arbiter PUFs using custom sized structures for reduced noise sensitivity
【24h】

Enhanced Arbiter PUFs using custom sized structures for reduced noise sensitivity

机译:增强仲裁器PUFS使用自定义大小结构进行降低的噪声灵敏度

获取原文

摘要

This paper presents a simple yet effective way of improving delay based Physical Unclonable Functions by changing transistor gate sizes only. All utilized components of an Arbiter PUF were simulated in a 90 nm CMOS process with sweeps applied to each gate dimension. By evaluating an Arbiter PUF consisting of the proposed enhanced components, we show that the intra Hamming distance can be decreased by over 60 % and the inter Hamming distance can be fixed at 50 %.
机译:本文通过仅改变晶体管栅极尺寸来提高基于延迟的物理不可渗透功能的简单而有效的方法。仲裁器PUF的所有使用组件在90nm CMOS过程中模拟,扫描施加到每个栅极尺寸。通过评估由所提出的增强组件组成的仲裁器PUF,我们表明汉敏距离可以减少超过60%,汉耳际距离可固定为50%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号