首页> 外文会议>IEEE/ACM International Symposium on Networks-on-Chip >Dynamic synchronizer flip-flop performance in FinFET technologies
【24h】

Dynamic synchronizer flip-flop performance in FinFET technologies

机译:FinFET技术中的动态同步器触发器性能

获取原文

摘要

The use of fine-grain Dynamic Voltage and Frequency Scaling (DVFS) has increased the number of distinct clock domains on a given Network-on-Chip (NoC). This necessitates robust synchronizers to prevent clock domain communication failures, even as FinFET devices have begun to replace planar devices. This paper presents simulation results and comparisons between dynamic (requiring reset) and non-dynamic synchronizer flip-flops implemented in predictive models for both planar technologies and future FinFET technologies. Results demonstrate that synchronizers built with FinFET devices 1) exhibit a tau value which continues to scale with fan-out of four delay and 2) can be improved with forward biasing, but 3) are more sensitive to temperature. Dynamic flip-flops settled metastability fastest when using standard technology voltages, but previously couldn't be used in non-dynamic systems. For this reason, a new synchronizer design is also presented which exploits the benefits of dynamic flip-flops without the need for a dedicated reset signal.
机译:细粒度动态电压和频率缩放(DVFS)的使用增加了给定片上网络(NoC)上不同时钟域的数量。即使FinFET器件已开始取代平面器件,这也需要鲁棒的同步器来防止时钟域通信故障。本文介绍了在平面技术和未来FinFET技术的预测模型中实现的仿真结果以及动态(要求复位)和非动态同步器触发器之间的比较。结果表明,使用FinFET器件构建的同步器1)的tau值随着扇出四个延迟而持续扩展,并且2)可以通过正向偏置得到改善,但是3)对温度更敏感。使用标准技术电压时,动态触发器能够最快地稳定亚稳态,但以前无法在非动态系统中使用。因此,还提出了一种新的同步器设计,该设计利用了动态触发器的优势,而无需专用的复位信号。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号