首页> 外文会议>IEEE International Midwest Symposium on Circuits and Systems >An area efficient 10-bit time mode hybrid DAC with current settling error compensation
【24h】

An area efficient 10-bit time mode hybrid DAC with current settling error compensation

机译:具有电流稳定误差补偿的区域高效的10位时间模式混合DAC

获取原文

摘要

This work describes an area efficient 10-bit time mode hybrid DAC with current settling error compensation. The proposed 10-bit hybrid DAC is realized using a current steering DAC for the lower bits conversion and a time mode DAC for the upper bits conversion. The time mode DAC consist of a single capacitor, amplifier, current mirror and several control switches which occupies less area than other DAC architectures. In addition, the time mode DAC error due to improper current settling is suppressed by the pulse width compensation scheme which does not critically increase the area. The proposed DAC is realized using 0.35μm CMOS technology with estimated core area of 0.00463mm, which is less than most of the existing 10-bit DACs. The maximum DNL and INL with error compensation showed 0.5LSB and ?0.6LSB, respectively.
机译:这项工作描述了具有电流稳定误差补偿的区域有效的10位时间模式混合DAC。使用用于较低位转换的电流转向DAC和上位转换的时间模式DAC来实现所提出的10位混合DAC。时间模式DAC由单个电容器,放大器,电流镜和几个控制开关组成,该开关比其他DAC架构更少。另外,由于脉冲宽度补偿方案抑制了不正确的电流沉降而导致的时间模式DAC误差不统治该区域。使用0.35μm的CMOS技术实现了所提出的DAC,估计核心面积为0.00463mm,其小于大多数现有的10位DAC。具有误差补偿的最大DNL和INL分别显示0.5LSB和?0.6LSB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号