首页> 外文会议>ACM/EDAC/IEEE Design Automation Conference >Design Methodology for Thin-Film Transistor Based Pseudo-CMOS Logic Array with Multi-Layer Interconnect Architecture
【24h】

Design Methodology for Thin-Film Transistor Based Pseudo-CMOS Logic Array with Multi-Layer Interconnect Architecture

机译:基于薄膜晶体管的伪CMOS逻辑阵列设计方法,具有多层互连架构

获取原文

摘要

Thin-film transistor (TFT) circuits are important for flexible electronics which are promising in the area of wearable devices. However, most TFT technologies only have unipolar devices and the process variation and defective rate are relatively high, which impose challenges to TFT circuit design. In this paper, we propose a novel logic array based on pseudo-CMOS logic to address the problem of unipolar TFT circuit design. A multi-layer interconnect architecture and wire routing methodology are presented to improve the routability and meanwhile the area efficiency. The experimental results show that the proposed logic array reduces more than 80% area compared with transistor level scheme.
机译:薄膜晶体管(TFT)电路对于具有可穿戴设备面积的柔性电子器件很重要。然而,大多数TFT技术只有单极设备,过程变化和缺陷率相对较高,这施加了对TFT电路设计的挑战。在本文中,我们提出了一种基于伪CMOS逻辑的新颖逻辑阵列来解决单极TFT电路设计问题。提出了一种多层互连架构和线路路由方法,以提高可排益性,同时面积效率。实验结果表明,与晶体管水平方案相比,所提出的逻辑阵列减少了80%面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号