首页> 外文会议>International Semiconductor Conference >Optimization methods and circuit topologies for low-power analog filters
【24h】

Optimization methods and circuit topologies for low-power analog filters

机译:低功耗模拟滤波器的优化方法和电路拓扑

获取原文

摘要

This paper presents several solutions for reducing the power consumption of analog filters, from optimizing their transfer functions using tailored genetic algorithms to novel circuit topologies and effective transistor-level implementations. First, transfer functions are obtained that provide same attenuation as their classical-approximation counterparts, but have lower order; next, the transfer function of a cascaded filter is optimized considering implementation-related requirements, such as minimizing the quality factor of the biquads; next, an effective way to implement tunable single — OA biquads is presented. As an application, the design of the channel filter for a Zero-IF UWB receiver, with 250 MHz cut-off frequency and over 30dB rejection of the 530 MHz blocker, is briefly discussed.
机译:本文提出了几种降低模拟滤波器功耗的解决方案,从使用量身定制的遗传算法优化其传递函数到新颖的电路拓扑和有效的晶体管级实现。首先,获得传递函数,该传递函数提供与经典近似对应函数相同的衰减,但具有较低的阶数。接下来,考虑与实现相关的要求,例如最小化双二阶的品质因数,优化级联滤波器的传递函数。接下来,提出了一种实现可调整的单一OA biquads的有效方法。作为一种应用,简要讨论了零中频UWB接收机的信道滤波器的设计,该滤波器具有250 MHz的截止频率和530 MHz阻塞器的30dB以上的抑制率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号