首页> 外文会议>Euromicro Conference on Digital System Design >Designing DPA Resistant Circuits Using BDD Architecture and Bottom Pre-charge Logic
【24h】

Designing DPA Resistant Circuits Using BDD Architecture and Bottom Pre-charge Logic

机译:使用BDD架构和底部预充电逻辑设计DPA耐电路

获取原文

摘要

Differential power analysis (DPA) attacks are the most powerful side channel attacks against cryptographic systems. In this work, a reduced ordered binary decision diagram (ROBDD) based dual rail circuit for a basic DPA resistant cell has been designed. The specialty of this cell is that the overall input current of the cell is invariant to the input combinations of data bits applied to the cell. For the first time, bottom pre-charge logic is used in the design of such a cell. The ROBDD based design minimizes both area and early propagation effect. A number of logic functions including AND, OR, XOR, NOT, NAND, NOR and also an adder, all based on the basic cell, have then been designed in a hierarchical manner. Experimental results demonstrate DPA resistance of the circuits (for example an adder) developed using this cell, outperforming other competing design with respect to peak power variance.
机译:差分功率分析(DPA)攻击是对加密系统的最强大的侧频攻击。在这项工作中,设计了一种用于基于基本DPA电池的基于基于DPA抗性电池的双轨道电路的减少的订购二进制决策图(ROBDD)的双轨电路。该单元的专业是单元的整体输入电流是不变的,以应用于该小区的数据比特的输入组合。首次,底部预充电逻辑用于这种单元的设计。基于ROBDD的设计最小化了区域和早期传播效果。随后设计了许多逻辑函数,包括和,而不是,不是NAND,NAR,NAR和ADDER,也基于基于基础小区,然后以分层方式设计。实验结果表明了使用该电池开发的电路(例如加法器)的DPA电阻,优于与峰值功率方差相比的其他竞争设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号