首页> 外文会议>European Microwave Integrated Circuits Conference >On-Chip S-Shaped Rat-Race Balun for Millimeter-Wave Band Using Wafer-Level Chip-Size Package Process
【24h】

On-Chip S-Shaped Rat-Race Balun for Millimeter-Wave Band Using Wafer-Level Chip-Size Package Process

机译:用于毫米波带的片上S形RAT匹瓦斯瓦伦,使用晶圆级芯片尺寸封装过程

获取原文

摘要

In millimeter-wave CMOS circuits, a balun is useful for connecting off-chip single-end devices and on-chip differential circuits to improve noise immunity. However, an on-chip balun occupies large chip area. To reduce the chip area required for the on-chip balun, a new rat-race balun using rewiring technology with a wafer-level chip-size package (W-CSP) is proposed. The W-CSP balun occupies no area in a die because it is placed over integrated circuits. In the proposed balun, an S-shaped structure is adopted in order to directly connect the balun to differential GSGSG pads on a chip with small area. The S-shaped W-CSP balun was fabricated on a silicon-on-insulator (SOI) substrate. The core area of the S-shaped rat-race balun is 480??m ?? 735??m, which is 22.4% that of a square rat-race balun. As a result of measurement, we found that the minimum insertion loss is 1.7dB and the operating frequency range is 40 to 61GHz.
机译:在毫米波CMOS电路中,BalUn可用于连接切屑单端设备和片上差分电路以提高抗噪性。然而,片上白兰占据大芯片区域。为了减少片上平衡器所需的芯片区域,提出了一种使用重新加热技术的新的RAS-GALUN,具有带有晶片级芯片尺寸封装(W-CSP)的重新安装技术。 W-CSP BaluN占据模具中的任何区域,因为它放置在集成电路上。在提出的Baluan中,采用S形结构,以便直接将BalUn连接到带有小面积的芯片上的差动GSGSG垫。 S形W-CSP Balan在绝缘体上(SOI)基板上制造。 S形鼠比赛Balun的核心区域为480 ?? 735?M,这是一场平方大鼠巴伦的22.4%。由于测量结果,我们发现最小插入损耗为1.7dB,工作频率范围为40至61ghz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号