首页> 外文会议>61st Electronic Components Technology Conference, 2011 >Characterization of fine-pitch solder bump joint and package warpage for low K high-pin-count flip-chip BGA through Shadow Moiré and Micro Moiré techniques
【24h】

Characterization of fine-pitch solder bump joint and package warpage for low K high-pin-count flip-chip BGA through Shadow Moiré and Micro Moiré techniques

机译:通过ShadowMoiré和MicroMoiré技术表征低K高引脚数倒装芯片BGA的细间距焊锡凸点和封装翘曲

获取原文

摘要

Flip chip-substrate interconnect joint reliability using either leaded, lead-free solder bumps or more recent Cu pillar, has been well recognized since the first flip chip package was developed and started volume production. Recently the relative displacement between the bump and bump pad, induced by package warpage, has received significantly increasing interest, especially for those devices with low K dielectric and fine-pitch interconnects (solder bump, eutectic tin-lead, lead free or Cu pillar), as the pitch becomes smaller and the package body size becomes larger. In order to quantitatively characterize the physical relation between package micron-level warpage and solder bump nano-level displacement, a systematic study of warpage characteristics of 1112-ball flip-chip BGA with and without a heat spreader was carried out in this study, using both Shadow Moiré technique and Micro Moiré interferometry. Shadow Moiré technique was used to characterize the overall package warpage between room temperature and solder ball reflow temperature of 230 °C. Micro Moiré interferometry was carried out at temperature range from room temperature to 114°C. Effects of a heat spreader on the total package warpage were characterized through Shadow Moiré measurement which clearly showed it is effective to alter the warpage pattern of a package from convex(w/o) to concave(w/), while the package warpage of both types of packages were well-controlled under 16um. Furthermore, the correlation between Shadow Moiré and Micro Moiré is also described in this study. A close correlation between two interferometry results is established. This study develops a very useful physical method enables a direct and quantitative estimation of solder bump displacement in terms of package-level warpage. Results can be used to evaluate chip-level interconnect reliability, packaging design and materials selection, particularly, for the --next generation of Si nodes and the implementation of new low-K dielectric.
机译:自从开发了第一个倒装芯片封装并开始批量生产以来,使用含铅,无铅焊料凸点或更新的Cu柱的倒装芯片-基板互连接头的可靠性就得到了广泛认可。最近,由封装翘曲引起的凸点和凸点焊盘之间的相对位移受到了越来越多的关注,尤其是对于那些具有低K介电和细间距互连(焊料凸点,共晶锡铅,无铅或Cu柱)的器件而言。 ,随着间距变小且封装主体尺寸变大。为了定量表征封装微米级翘曲和焊料凸点纳米级位移之间的物理关系,本研究使用和不使用散热器对1112球倒装芯片BGA的翘曲特性进行了系统研究,方法是使用阴影摩尔纹技术和微摩尔纹干涉技术。阴影摩尔纹技术用于表征室温和230°C的锡球回流温度之间的整体封装翘曲。 MicroMoiré干涉测量是在室温至114°C的温度范围内进行的。通过ShadowMoiré测量来表征散热器对总包装翘曲的影响,该测量清楚地表明,将包装的翘曲样式从凸(w / o)更改为凹(w /)是有效的,而两者的包装翘曲包装的类型控制在16um以下。此外,在这项研究中还描述了阴影莫阿与微莫尔之间的相关性。建立了两个干涉测量结果之间的紧密相关性。这项研究开发了一种非常有用的物理方法,可以根据封装级翘曲来直接和定量地评估焊料凸点的位移。结果可用于评估芯片级互连的可靠性,封装设计和材料选择,特别是对于- -- 下一代Si节点和新型低K介电层的实施。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号