首页> 外文会议>IEEE/ACM International Symposium on Microarchitecture >A register-file approach for row buffer caches in die-stacked DRAMs
【24h】

A register-file approach for row buffer caches in die-stacked DRAMs

机译:DIA堆叠DRAM中行缓冲区缓存的寄存器文件方法

获取原文

摘要

Die-stacked DRAMs have been proposed that combine multiple layers of dense memory cells with a base logic layer to implement peripheral circuitry (decoders, sense amps), interface logic, and test structures. Even after implementing these various features, the base logic layer still contains significant unutilized space, providing an opportunity to add more functionality to the memory stack. One seemingly obvious approach is to add a cache to the base layer, which can potentially provide faster memory access while reducing the number of slow and power-hungry row buffer activations and closings. However, once the details of the internal DRAM buses are properly modeled, along with the timing constraints imposed by modern DRAM technologies, a conventional cache only provides a modest performance benefit. This work proposes a “file-managed” row buffer cache (FM-RB)approachinspiredbytraditionalregisterallocationandpeep?holeoptimizationideasfromcompilerdesign.Byexplicitlymanagingtheallocationanddeallocationoftherowbuffer“registers,”theFM?RB can deliver performance benefits beyond a conventional cache approach.
机译:已经提出了模具堆叠的DRAM,其将多个致密存储器单元与基本逻辑层组合以实现外围电路(解码器,感测AMP),接口逻辑和测试结构。即使在实现这些各种功能之后,基本逻辑层仍然包含重要的未利用空间,提供了为存储器堆栈添加更多功能的机会。一种看似明显的方法是将缓存添加到基础层,这可能会提供更快的内存访问,同时减少慢速和磁力行的行缓冲器激活和关闭的数量。但是,一旦内部DRAM总线的细节被正确建模,随着现代DRAM技术所施加的时序约束,传统的高速缓存就会提供适度的性能效益。这项工作提出了“文件托管”行缓冲区缓存(FM-RB)方法indiredspiredbytraditionAlRegistAllocateDandPeep?HOLOPTIMationDeasFromCompileDesign.ByExplicallyManagingThealLocationDeallocationoftherowBuffer“寄存器”,TheFM?RB可以超出传统缓存方法提供性能效益。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号