首页> 外文会议>IEEE/ACM International Symposium on Microarchitecture >A register-file approach for row buffer caches in die-stacked DRAMs
【24h】

A register-file approach for row buffer caches in die-stacked DRAMs

机译:芯片堆叠DRAM中行缓冲区高速缓存的寄存器文件方法

获取原文

摘要

Die-stacked DRAMs have been proposed that combine multiple layers of dense memory cells with a base logic layer to implement peripheral circuitry (decoders, sense amps), interface logic, and test structures. Even after implementing these various features, the base logic layer still contains significant unutilized space, providing an opportunity to add more functionality to the memory stack. One seemingly obvious approach is to add a cache to the base layer, which can potentially provide faster memory access while reducing the number of slow and power-hungry row buffer activations and closings. However, once the details of the internal DRAM buses are properly modeled, along with the timing constraints imposed by modern DRAM technologies, a conventional cache only provides a modest performance benefit. This work proposes a “file-managed” row buffer cache (FM-RB)approachinspiredbytraditionalregisterallocationandpeep−holeoptimizationideasfromcompilerdesign.Byexplicitlymanagingtheallocationanddeallocationoftherowbuffer“registers,”theFM−RB can deliver performance benefits beyond a conventional cache approach.
机译:已经提出了管芯堆叠的DRAM,其将密集存储器单元的多层与基本逻辑层组合以实现外围电路(解码器,读出放大器),接口逻辑和测试结构。即使在实现了这些各种功能之后,基础逻辑层仍然包含大量未利用的空间,从而为向存储器堆栈添加更多功能提供了机会。一种看似显而易见的方法是将缓存添加到基础层,这可以潜在地提供更快的内存访问,同时减少慢速且耗电的行缓冲区激活和关闭的次数。但是,一旦对内部DRAM总线的细节进行了正确的建模,再加上现代DRAM技术施加的时序限制,传统的高速缓存仅会提供适度的性能优势。这项工作提出了一种“文件管理”行缓冲区高速缓存(FM-RB)的方法,该方法是从编译器设计的传统寄存器分配和窥视孔优化的思想启发而来的。通过明确管理行缓冲区“寄存器”的分配和释放,FM-RB可以提供超越传统高速缓存方法的性能优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号