首页> 外文会议>41st European Solid-State Device Research Conference >Impact of oxidation and reduction annealing on the electrical properties of Ge/La2O3/ZrO2 gate stacks
【24h】

Impact of oxidation and reduction annealing on the electrical properties of Ge/La2O3/ZrO2 gate stacks

机译:氧化和还原退火对Ge / La 2 O 3 / ZrO 2 栅堆叠电学性能的影响

获取原文

摘要

The current work is discussing the surface passivation of Germanium surfaces by using layered La2O3/ZrO2 high-k dielectrics deposited by Atomic Layer Deposition for use in Ge-based MOSFET devices. The improved electrical properties of these multilayered gate stacks exposed to oxidizing and reducing agencies in presence of thin Pt cap layers are investigated. The results suggest the formation of thin intermixed LaxGeyOz interfacial layers with thicknesses controllable by oxidation time. An additional reduction treatment further improves the electrical properties of the gate dielectrics in contact to the Ge substrate. The scaling potential of the respective layered gate dielectrics used in MOS-based device structures is discussed. As a result low interface trap densities of the ALD deposited La2O3/ZrO2 layers on (100) Ge down to 3·1011 eV−1 cm−2 are demonstrated. A trade-off between improved interface trap density and equivalent oxide thickness is found.
机译:当前的工作是讨论通过使用原子层沉积的分层La 2 O 3 / ZrO 2 高k电介质对锗表面的表面钝化用于基于Ge的MOSFET器件中的沉积。研究了在存在薄的Pt盖层的情况下暴露于氧化和还原剂的这些多层栅极堆叠的改善的电性能。结果表明形成了薄的混合La x Ge y O z 界面层,其厚度可由氧化时间控制。额外的还原处理进一步改善了与Ge衬底接触的栅极电介质的电性能。讨论了基于MOS的器件结构中使用的各个分层栅极电介质的缩放电位。结果,ALD沉积在(100)Ge上的La 2 O 3 / ZrO 2 层的界面陷阱密度低至3·10展示了 11 eV -1 cm -2 。发现在改进的界面陷阱密度和等效氧化物厚度之间进行折衷。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号